blob: 7006d979d9d2b225daded27d6a6a35c3186f60e2 [file] [log] [blame]
Robert Love04896a72009-06-22 18:43:11 +01001/*
Jovi Zhang99edb3d2011-03-30 05:30:41 -04002 * Driver for msm7k serial device and console
Robert Love04896a72009-06-22 18:43:11 +01003 *
4 * Copyright (C) 2007 Google, Inc.
5 * Author: Robert Love <rlove@google.com>
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08006 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
Robert Love04896a72009-06-22 18:43:11 +01007 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19# define SUPPORT_SYSRQ
20#endif
21
David Browncfdad2a2011-08-04 01:55:24 -070022#include <linux/atomic.h>
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +030023#include <linux/dma-mapping.h>
24#include <linux/dmaengine.h>
Robert Love04896a72009-06-22 18:43:11 +010025#include <linux/hrtimer.h>
26#include <linux/module.h>
27#include <linux/io.h>
28#include <linux/ioport.h>
29#include <linux/irq.h>
30#include <linux/init.h>
31#include <linux/console.h>
32#include <linux/tty.h>
33#include <linux/tty_flip.h>
34#include <linux/serial_core.h>
35#include <linux/serial.h>
36#include <linux/clk.h>
37#include <linux/platform_device.h>
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080038#include <linux/delay.h>
David Browncfdad2a2011-08-04 01:55:24 -070039#include <linux/of.h>
40#include <linux/of_device.h>
Robert Love04896a72009-06-22 18:43:11 +010041
42#include "msm_serial.h"
43
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +030044#define UARTDM_BURST_SIZE 16 /* in bytes */
45#define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
46#define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
47
Stephen Boydf7e54d72014-01-14 12:34:55 -080048enum {
49 UARTDM_1P1 = 1,
50 UARTDM_1P2,
51 UARTDM_1P3,
52 UARTDM_1P4,
53};
54
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +030055struct msm_dma {
56 struct dma_chan *chan;
57 enum dma_data_direction dir;
58 dma_addr_t phys;
59 unsigned char *virt;
60 dma_cookie_t cookie;
61 u32 enable_bit;
62 unsigned int count;
63 struct dma_async_tx_descriptor *desc;
64};
65
Robert Love04896a72009-06-22 18:43:11 +010066struct msm_port {
67 struct uart_port uart;
68 char name[16];
69 struct clk *clk;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080070 struct clk *pclk;
Robert Love04896a72009-06-22 18:43:11 +010071 unsigned int imr;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080072 int is_uartdm;
73 unsigned int old_snap_state;
Stephen Boyd0896d4d2014-10-29 11:14:38 -070074 bool break_detected;
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +030075 struct msm_dma tx_dma;
Robert Love04896a72009-06-22 18:43:11 +010076};
77
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +030078static void msm_handle_tx(struct uart_port *port);
79
80void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
81{
82 struct device *dev = port->dev;
83 unsigned int mapped;
84 u32 val;
85
86 mapped = dma->count;
87 dma->count = 0;
88
89 dmaengine_terminate_all(dma->chan);
90
91 /*
92 * DMA Stall happens if enqueue and flush command happens concurrently.
93 * For example before changing the baud rate/protocol configuration and
94 * sending flush command to ADM, disable the channel of UARTDM.
95 * Note: should not reset the receiver here immediately as it is not
96 * suggested to do disable/reset or reset/disable at the same time.
97 */
98 val = msm_read(port, UARTDM_DMEN);
99 val &= ~dma->enable_bit;
100 msm_write(port, val, UARTDM_DMEN);
101
102 if (mapped)
103 dma_unmap_single(dev, dma->phys, mapped, dma->dir);
104}
105
106static void msm_release_dma(struct msm_port *msm_port)
107{
108 struct msm_dma *dma;
109
110 dma = &msm_port->tx_dma;
111 if (dma->chan) {
112 msm_stop_dma(&msm_port->uart, dma);
113 dma_release_channel(dma->chan);
114 }
115
116 memset(dma, 0, sizeof(*dma));
117}
118
119static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
120{
121 struct device *dev = msm_port->uart.dev;
122 struct dma_slave_config conf;
123 struct msm_dma *dma;
124 u32 crci = 0;
125 int ret;
126
127 dma = &msm_port->tx_dma;
128
129 /* allocate DMA resources, if available */
130 dma->chan = dma_request_slave_channel_reason(dev, "tx");
131 if (IS_ERR(dma->chan))
132 goto no_tx;
133
134 of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
135
136 memset(&conf, 0, sizeof(conf));
137 conf.direction = DMA_MEM_TO_DEV;
138 conf.device_fc = true;
139 conf.dst_addr = base + UARTDM_TF;
140 conf.dst_maxburst = UARTDM_BURST_SIZE;
141 conf.slave_id = crci;
142
143 ret = dmaengine_slave_config(dma->chan, &conf);
144 if (ret)
145 goto rel_tx;
146
147 dma->dir = DMA_TO_DEVICE;
148
149 if (msm_port->is_uartdm < UARTDM_1P4)
150 dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
151 else
152 dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
153
154 return;
155
156rel_tx:
157 dma_release_channel(dma->chan);
158no_tx:
159 memset(dma, 0, sizeof(*dma));
160}
161
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300162static inline void msm_wait_for_xmitr(struct uart_port *port)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800163{
Stephen Boyd4a5662d2013-07-24 11:37:28 -0700164 while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
165 if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
166 break;
167 udelay(1);
168 }
169 msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800170}
171
Robert Love04896a72009-06-22 18:43:11 +0100172static void msm_stop_tx(struct uart_port *port)
173{
174 struct msm_port *msm_port = UART_TO_MSM(port);
175
176 msm_port->imr &= ~UART_IMR_TXLEV;
177 msm_write(port, msm_port->imr, UART_IMR);
178}
179
180static void msm_start_tx(struct uart_port *port)
181{
182 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300183 struct msm_dma *dma = &msm_port->tx_dma;
184
185 /* Already started in DMA mode */
186 if (dma->count)
187 return;
Robert Love04896a72009-06-22 18:43:11 +0100188
189 msm_port->imr |= UART_IMR_TXLEV;
190 msm_write(port, msm_port->imr, UART_IMR);
191}
192
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300193static void msm_reset_dm_count(struct uart_port *port, int count)
194{
195 msm_wait_for_xmitr(port);
196 msm_write(port, count, UARTDM_NCF_TX);
197 msm_read(port, UARTDM_NCF_TX);
198}
199
200static void msm_complete_tx_dma(void *args)
201{
202 struct msm_port *msm_port = args;
203 struct uart_port *port = &msm_port->uart;
204 struct circ_buf *xmit = &port->state->xmit;
205 struct msm_dma *dma = &msm_port->tx_dma;
206 struct dma_tx_state state;
207 enum dma_status status;
208 unsigned long flags;
209 unsigned int count;
210 u32 val;
211
212 spin_lock_irqsave(&port->lock, flags);
213
214 /* Already stopped */
215 if (!dma->count)
216 goto done;
217
218 status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
219
220 dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
221
222 val = msm_read(port, UARTDM_DMEN);
223 val &= ~dma->enable_bit;
224 msm_write(port, val, UARTDM_DMEN);
225
226 if (msm_port->is_uartdm > UARTDM_1P3) {
227 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
228 msm_write(port, UART_CR_TX_ENABLE, UART_CR);
229 }
230
231 count = dma->count - state.residue;
232 port->icount.tx += count;
233 dma->count = 0;
234
235 xmit->tail += count;
236 xmit->tail &= UART_XMIT_SIZE - 1;
237
238 /* Restore "Tx FIFO below watermark" interrupt */
239 msm_port->imr |= UART_IMR_TXLEV;
240 msm_write(port, msm_port->imr, UART_IMR);
241
242 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
243 uart_write_wakeup(port);
244
245 msm_handle_tx(port);
246done:
247 spin_unlock_irqrestore(&port->lock, flags);
248}
249
250static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
251{
252 struct circ_buf *xmit = &msm_port->uart.state->xmit;
253 struct uart_port *port = &msm_port->uart;
254 struct msm_dma *dma = &msm_port->tx_dma;
255 void *cpu_addr;
256 int ret;
257 u32 val;
258
259 cpu_addr = &xmit->buf[xmit->tail];
260
261 dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
262 ret = dma_mapping_error(port->dev, dma->phys);
263 if (ret)
264 return ret;
265
266 dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
267 count, DMA_MEM_TO_DEV,
268 DMA_PREP_INTERRUPT |
269 DMA_PREP_FENCE);
270 if (!dma->desc) {
271 ret = -EIO;
272 goto unmap;
273 }
274
275 dma->desc->callback = msm_complete_tx_dma;
276 dma->desc->callback_param = msm_port;
277
278 dma->cookie = dmaengine_submit(dma->desc);
279 ret = dma_submit_error(dma->cookie);
280 if (ret)
281 goto unmap;
282
283 /*
284 * Using DMA complete for Tx FIFO reload, no need for
285 * "Tx FIFO below watermark" one, disable it
286 */
287 msm_port->imr &= ~UART_IMR_TXLEV;
288 msm_write(port, msm_port->imr, UART_IMR);
289
290 dma->count = count;
291
292 val = msm_read(port, UARTDM_DMEN);
293 val |= dma->enable_bit;
294
295 if (msm_port->is_uartdm < UARTDM_1P4)
296 msm_write(port, val, UARTDM_DMEN);
297
298 msm_reset_dm_count(port, count);
299
300 if (msm_port->is_uartdm > UARTDM_1P3)
301 msm_write(port, val, UARTDM_DMEN);
302
303 dma_async_issue_pending(dma->chan);
304 return 0;
305unmap:
306 dma_unmap_single(port->dev, dma->phys, count, dma->dir);
307 return ret;
308}
Robert Love04896a72009-06-22 18:43:11 +0100309static void msm_stop_rx(struct uart_port *port)
310{
311 struct msm_port *msm_port = UART_TO_MSM(port);
312
313 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
314 msm_write(port, msm_port->imr, UART_IMR);
315}
316
317static void msm_enable_ms(struct uart_port *port)
318{
319 struct msm_port *msm_port = UART_TO_MSM(port);
320
321 msm_port->imr |= UART_IMR_DELTA_CTS;
322 msm_write(port, msm_port->imr, UART_IMR);
323}
324
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300325static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800326{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100327 struct tty_port *tport = &port->state->port;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800328 unsigned int sr;
329 int count = 0;
330 struct msm_port *msm_port = UART_TO_MSM(port);
331
332 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
333 port->icount.overrun++;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100334 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800335 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
336 }
337
338 if (misr & UART_IMR_RXSTALE) {
339 count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
340 msm_port->old_snap_state;
341 msm_port->old_snap_state = 0;
342 } else {
343 count = 4 * (msm_read(port, UART_RFWR));
344 msm_port->old_snap_state += count;
345 }
346
347 /* TODO: Precise error reporting */
348
349 port->icount.rx += count;
350
351 while (count > 0) {
Stephen Boyd68252422014-06-30 14:54:01 -0700352 unsigned char buf[4];
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700353 int sysrq, r_count, i;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800354
355 sr = msm_read(port, UART_SR);
356 if ((sr & UART_SR_RX_READY) == 0) {
357 msm_port->old_snap_state -= count;
358 break;
359 }
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800360
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700361 ioread32_rep(port->membase + UARTDM_RF, buf, 1);
362 r_count = min_t(int, count, sizeof(buf));
363
364 for (i = 0; i < r_count; i++) {
365 char flag = TTY_NORMAL;
366
367 if (msm_port->break_detected && buf[i] == 0) {
368 port->icount.brk++;
369 flag = TTY_BREAK;
370 msm_port->break_detected = false;
371 if (uart_handle_break(port))
372 continue;
373 }
374
375 if (!(port->read_status_mask & UART_SR_RX_BREAK))
376 flag = TTY_NORMAL;
377
378 spin_unlock(&port->lock);
379 sysrq = uart_handle_sysrq_char(port, buf[i]);
380 spin_lock(&port->lock);
381 if (!sysrq)
382 tty_insert_flip_char(tport, buf[i], flag);
383 }
384 count -= r_count;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800385 }
386
Viresh Kumarf77232d2013-08-19 20:14:20 +0530387 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100388 tty_flip_buffer_push(tport);
Viresh Kumarf77232d2013-08-19 20:14:20 +0530389 spin_lock(&port->lock);
390
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800391 if (misr & (UART_IMR_RXSTALE))
392 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
393 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
394 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
395}
396
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300397static void msm_handle_rx(struct uart_port *port)
Robert Love04896a72009-06-22 18:43:11 +0100398{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100399 struct tty_port *tport = &port->state->port;
Robert Love04896a72009-06-22 18:43:11 +0100400 unsigned int sr;
401
402 /*
403 * Handle overrun. My understanding of the hardware is that overrun
404 * is not tied to the RX buffer, so we handle the case out of band.
405 */
406 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
407 port->icount.overrun++;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100408 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Robert Love04896a72009-06-22 18:43:11 +0100409 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
410 }
411
412 /* and now the main RX loop */
413 while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
414 unsigned int c;
415 char flag = TTY_NORMAL;
Stephen Boyd660beb02014-10-29 11:14:37 -0700416 int sysrq;
Robert Love04896a72009-06-22 18:43:11 +0100417
418 c = msm_read(port, UART_RF);
419
420 if (sr & UART_SR_RX_BREAK) {
421 port->icount.brk++;
422 if (uart_handle_break(port))
423 continue;
424 } else if (sr & UART_SR_PAR_FRAME_ERR) {
425 port->icount.frame++;
426 } else {
427 port->icount.rx++;
428 }
429
430 /* Mask conditions we're ignorning. */
431 sr &= port->read_status_mask;
432
Kiran Padwalddea3922014-08-05 13:21:59 +0530433 if (sr & UART_SR_RX_BREAK)
Robert Love04896a72009-06-22 18:43:11 +0100434 flag = TTY_BREAK;
Kiran Padwalddea3922014-08-05 13:21:59 +0530435 else if (sr & UART_SR_PAR_FRAME_ERR)
Robert Love04896a72009-06-22 18:43:11 +0100436 flag = TTY_FRAME;
Robert Love04896a72009-06-22 18:43:11 +0100437
Stephen Boyd660beb02014-10-29 11:14:37 -0700438 spin_unlock(&port->lock);
439 sysrq = uart_handle_sysrq_char(port, c);
440 spin_lock(&port->lock);
441 if (!sysrq)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100442 tty_insert_flip_char(tport, c, flag);
Robert Love04896a72009-06-22 18:43:11 +0100443 }
444
Viresh Kumarf77232d2013-08-19 20:14:20 +0530445 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100446 tty_flip_buffer_push(tport);
Viresh Kumarf77232d2013-08-19 20:14:20 +0530447 spin_lock(&port->lock);
Robert Love04896a72009-06-22 18:43:11 +0100448}
449
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300450static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
Robert Love04896a72009-06-22 18:43:11 +0100451{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700452 struct circ_buf *xmit = &port->state->xmit;
Robert Love04896a72009-06-22 18:43:11 +0100453 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300454 unsigned int num_chars;
Stephen Boyd17fae282013-07-24 11:37:31 -0700455 unsigned int tf_pointer = 0;
Stephen Boyd68252422014-06-30 14:54:01 -0700456 void __iomem *tf;
457
458 if (msm_port->is_uartdm)
459 tf = port->membase + UARTDM_TF;
460 else
461 tf = port->membase + UART_TF;
Stephen Boyd17fae282013-07-24 11:37:31 -0700462
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300463 if (tx_count && msm_port->is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300464 msm_reset_dm_count(port, tx_count);
Robert Love04896a72009-06-22 18:43:11 +0100465
Stephen Boyd17fae282013-07-24 11:37:31 -0700466 while (tf_pointer < tx_count) {
467 int i;
468 char buf[4] = { 0 };
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800469
Stephen Boyd17fae282013-07-24 11:37:31 -0700470 if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
Robert Love04896a72009-06-22 18:43:11 +0100471 break;
Robert Love04896a72009-06-22 18:43:11 +0100472
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800473 if (msm_port->is_uartdm)
Jingoo Han4f749f22013-08-08 17:38:20 +0900474 num_chars = min(tx_count - tf_pointer,
475 (unsigned int)sizeof(buf));
Stephen Boyd17fae282013-07-24 11:37:31 -0700476 else
477 num_chars = 1;
Robert Love04896a72009-06-22 18:43:11 +0100478
Stephen Boyd17fae282013-07-24 11:37:31 -0700479 for (i = 0; i < num_chars; i++) {
480 buf[i] = xmit->buf[xmit->tail + i];
481 port->icount.tx++;
482 }
483
Stephen Boyd68252422014-06-30 14:54:01 -0700484 iowrite32_rep(tf, buf, 1);
Stephen Boyd17fae282013-07-24 11:37:31 -0700485 xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
486 tf_pointer += num_chars;
Robert Love04896a72009-06-22 18:43:11 +0100487 }
488
Stephen Boyd17fae282013-07-24 11:37:31 -0700489 /* disable tx interrupts if nothing more to send */
490 if (uart_circ_empty(xmit))
491 msm_stop_tx(port);
492
Robert Love04896a72009-06-22 18:43:11 +0100493 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
494 uart_write_wakeup(port);
495}
496
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300497static void msm_handle_tx(struct uart_port *port)
498{
499 struct msm_port *msm_port = UART_TO_MSM(port);
500 struct circ_buf *xmit = &msm_port->uart.state->xmit;
501 struct msm_dma *dma = &msm_port->tx_dma;
502 unsigned int pio_count, dma_count, dma_min;
503 void __iomem *tf;
504 int err = 0;
505
506 if (port->x_char) {
507 if (msm_port->is_uartdm)
508 tf = port->membase + UARTDM_TF;
509 else
510 tf = port->membase + UART_TF;
511
512 if (msm_port->is_uartdm)
513 msm_reset_dm_count(port, 1);
514
515 iowrite8_rep(tf, &port->x_char, 1);
516 port->icount.tx++;
517 port->x_char = 0;
518 return;
519 }
520
521 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
522 msm_stop_tx(port);
523 return;
524 }
525
526 pio_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
527 dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
528
529 dma_min = 1; /* Always DMA */
530 if (msm_port->is_uartdm > UARTDM_1P3) {
531 dma_count = UARTDM_TX_AIGN(dma_count);
532 dma_min = UARTDM_BURST_SIZE;
533 } else {
534 if (dma_count > UARTDM_TX_MAX)
535 dma_count = UARTDM_TX_MAX;
536 }
537
538 if (pio_count > port->fifosize)
539 pio_count = port->fifosize;
540
541 if (!dma->chan || dma_count < dma_min)
542 msm_handle_tx_pio(port, pio_count);
543 else
544 err = msm_handle_tx_dma(msm_port, dma_count);
545
546 if (err) /* fall back to PIO mode */
547 msm_handle_tx_pio(port, pio_count);
548}
549
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300550static void msm_handle_delta_cts(struct uart_port *port)
Robert Love04896a72009-06-22 18:43:11 +0100551{
552 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
553 port->icount.cts++;
Alan Coxbdc04e32009-09-19 13:13:31 -0700554 wake_up_interruptible(&port->state->port.delta_msr_wait);
Robert Love04896a72009-06-22 18:43:11 +0100555}
556
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300557static irqreturn_t msm_uart_irq(int irq, void *dev_id)
Robert Love04896a72009-06-22 18:43:11 +0100558{
559 struct uart_port *port = dev_id;
560 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300561 unsigned long flags;
Robert Love04896a72009-06-22 18:43:11 +0100562 unsigned int misr;
563
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300564 spin_lock_irqsave(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100565 misr = msm_read(port, UART_MISR);
566 msm_write(port, 0, UART_IMR); /* disable interrupt */
567
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700568 if (misr & UART_IMR_RXBREAK_START) {
569 msm_port->break_detected = true;
570 msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
571 }
572
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800573 if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
574 if (msm_port->is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300575 msm_handle_rx_dm(port, misr);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800576 else
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300577 msm_handle_rx(port);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800578 }
Robert Love04896a72009-06-22 18:43:11 +0100579 if (misr & UART_IMR_TXLEV)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300580 msm_handle_tx(port);
Robert Love04896a72009-06-22 18:43:11 +0100581 if (misr & UART_IMR_DELTA_CTS)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300582 msm_handle_delta_cts(port);
Robert Love04896a72009-06-22 18:43:11 +0100583
584 msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300585 spin_unlock_irqrestore(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100586
587 return IRQ_HANDLED;
588}
589
590static unsigned int msm_tx_empty(struct uart_port *port)
591{
592 return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
593}
594
595static unsigned int msm_get_mctrl(struct uart_port *port)
596{
597 return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
598}
599
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800600static void msm_reset(struct uart_port *port)
601{
Stephen Boydf7e54d72014-01-14 12:34:55 -0800602 struct msm_port *msm_port = UART_TO_MSM(port);
603
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800604 /* reset everything */
605 msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
606 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
607 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
608 msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
609 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
610 msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
Stephen Boydf7e54d72014-01-14 12:34:55 -0800611
612 /* Disable DM modes */
613 if (msm_port->is_uartdm)
614 msm_write(port, 0, UARTDM_DMEN);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800615}
616
Stephen Boydf8fb9522013-07-24 11:37:29 -0700617static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
Robert Love04896a72009-06-22 18:43:11 +0100618{
619 unsigned int mr;
Kiran Padwale919cef2014-08-05 13:22:00 +0530620
Robert Love04896a72009-06-22 18:43:11 +0100621 mr = msm_read(port, UART_MR1);
622
623 if (!(mctrl & TIOCM_RTS)) {
624 mr &= ~UART_MR1_RX_RDY_CTL;
625 msm_write(port, mr, UART_MR1);
626 msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
627 } else {
628 mr |= UART_MR1_RX_RDY_CTL;
629 msm_write(port, mr, UART_MR1);
630 }
631}
632
633static void msm_break_ctl(struct uart_port *port, int break_ctl)
634{
635 if (break_ctl)
636 msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
637 else
638 msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
639}
640
Stephen Boyd6909dad2013-07-24 11:37:30 -0700641struct msm_baud_map {
642 u16 divisor;
643 u8 code;
644 u8 rxstale;
645};
646
647static const struct msm_baud_map *
648msm_find_best_baud(struct uart_port *port, unsigned int baud)
649{
650 unsigned int i, divisor;
651 const struct msm_baud_map *entry;
652 static const struct msm_baud_map table[] = {
653 { 1536, 0x00, 1 },
654 { 768, 0x11, 1 },
655 { 384, 0x22, 1 },
656 { 192, 0x33, 1 },
657 { 96, 0x44, 1 },
658 { 48, 0x55, 1 },
659 { 32, 0x66, 1 },
660 { 24, 0x77, 1 },
661 { 16, 0x88, 1 },
662 { 12, 0x99, 6 },
663 { 8, 0xaa, 6 },
664 { 6, 0xbb, 6 },
665 { 4, 0xcc, 6 },
666 { 3, 0xdd, 8 },
667 { 2, 0xee, 16 },
668 { 1, 0xff, 31 },
669 };
670
671 divisor = uart_get_divisor(port, baud);
672
673 for (i = 0, entry = table; i < ARRAY_SIZE(table); i++, entry++)
674 if (entry->divisor <= divisor)
675 break;
676
677 return entry; /* Default to smallest divider */
678}
679
Alan Cox44da59e2009-06-22 18:43:18 +0100680static int msm_set_baud_rate(struct uart_port *port, unsigned int baud)
Robert Love04896a72009-06-22 18:43:11 +0100681{
Pramod Gurav12b9b9f2015-09-30 15:26:58 +0300682 unsigned int rxstale, watermark, mask;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800683 struct msm_port *msm_port = UART_TO_MSM(port);
Stephen Boyd6909dad2013-07-24 11:37:30 -0700684 const struct msm_baud_map *entry;
Robert Love04896a72009-06-22 18:43:11 +0100685
Stephen Boyd6909dad2013-07-24 11:37:30 -0700686 entry = msm_find_best_baud(port, baud);
Robert Love04896a72009-06-22 18:43:11 +0100687
Stephen Boyd6909dad2013-07-24 11:37:30 -0700688 msm_write(port, entry->code, UART_CSR);
Robert Love04896a72009-06-22 18:43:11 +0100689
690 /* RX stale watermark */
Stephen Boyd6909dad2013-07-24 11:37:30 -0700691 rxstale = entry->rxstale;
Robert Love04896a72009-06-22 18:43:11 +0100692 watermark = UART_IPR_STALE_LSB & rxstale;
Pramod Gurav12b9b9f2015-09-30 15:26:58 +0300693 if (msm_port->is_uartdm) {
694 mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
695 } else {
696 watermark |= UART_IPR_RXSTALE_LAST;
697 mask = UART_IPR_STALE_TIMEOUT_MSB;
698 }
699
700 watermark |= mask & (rxstale << 2);
701
Robert Love04896a72009-06-22 18:43:11 +0100702 msm_write(port, watermark, UART_IPR);
703
704 /* set RX watermark */
705 watermark = (port->fifosize * 3) / 4;
706 msm_write(port, watermark, UART_RFWR);
707
708 /* set TX watermark */
709 msm_write(port, 10, UART_TFWR);
Alan Cox44da59e2009-06-22 18:43:18 +0100710
Stephen Boyda12f1b42014-10-29 18:47:01 -0700711 msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
712 msm_reset(port);
713
714 /* Enable RX and TX */
715 msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
716
717 /* turn on RX and CTS interrupts */
718 msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
719 UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
720
721 msm_write(port, msm_port->imr, UART_IMR);
722
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800723 if (msm_port->is_uartdm) {
724 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
725 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
726 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
727 }
728
Alan Cox44da59e2009-06-22 18:43:18 +0100729 return baud;
Robert Love04896a72009-06-22 18:43:11 +0100730}
731
Robert Love04896a72009-06-22 18:43:11 +0100732static void msm_init_clock(struct uart_port *port)
733{
734 struct msm_port *msm_port = UART_TO_MSM(port);
735
Stephen Boydf98cf832013-06-17 10:43:08 -0700736 clk_prepare_enable(msm_port->clk);
Stephen Boydbfaddb72013-08-20 23:48:02 -0700737 clk_prepare_enable(msm_port->pclk);
Abhijeet Dharmapurikar18c79d72010-05-20 15:20:23 -0700738 msm_serial_set_mnd_regs(port);
Robert Love04896a72009-06-22 18:43:11 +0100739}
740
741static int msm_startup(struct uart_port *port)
742{
743 struct msm_port *msm_port = UART_TO_MSM(port);
Pramod Gurav12b9b9f2015-09-30 15:26:58 +0300744 unsigned int data, rfr_level, mask;
Robert Love04896a72009-06-22 18:43:11 +0100745 int ret;
746
747 snprintf(msm_port->name, sizeof(msm_port->name),
748 "msm_serial%d", port->line);
749
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300750 ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
Robert Love04896a72009-06-22 18:43:11 +0100751 msm_port->name, port);
752 if (unlikely(ret))
753 return ret;
754
755 msm_init_clock(port);
756
757 if (likely(port->fifosize > 12))
758 rfr_level = port->fifosize - 12;
759 else
760 rfr_level = port->fifosize;
761
762 /* set automatic RFR level */
763 data = msm_read(port, UART_MR1);
Pramod Gurav12b9b9f2015-09-30 15:26:58 +0300764
765 if (msm_port->is_uartdm)
766 mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
767 else
768 mask = UART_MR1_AUTO_RFR_LEVEL1;
769
770 data &= ~mask;
Robert Love04896a72009-06-22 18:43:11 +0100771 data &= ~UART_MR1_AUTO_RFR_LEVEL0;
Pramod Gurav12b9b9f2015-09-30 15:26:58 +0300772 data |= mask & (rfr_level << 2);
Robert Love04896a72009-06-22 18:43:11 +0100773 data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
774 msm_write(port, data, UART_MR1);
Pramod Gurav12b9b9f2015-09-30 15:26:58 +0300775
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300776 if (msm_port->is_uartdm)
777 msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
778
Robert Love04896a72009-06-22 18:43:11 +0100779 return 0;
780}
781
782static void msm_shutdown(struct uart_port *port)
783{
784 struct msm_port *msm_port = UART_TO_MSM(port);
785
786 msm_port->imr = 0;
787 msm_write(port, 0, UART_IMR); /* disable interrupts */
788
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300789 if (msm_port->is_uartdm)
790 msm_release_dma(msm_port);
791
Stephen Boydf98cf832013-06-17 10:43:08 -0700792 clk_disable_unprepare(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100793
794 free_irq(port->irq, port);
795}
796
797static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
798 struct ktermios *old)
799{
800 unsigned long flags;
801 unsigned int baud, mr;
802
803 spin_lock_irqsave(&port->lock, flags);
804
805 /* calculate and set baud rate */
806 baud = uart_get_baud_rate(port, termios, old, 300, 115200);
Alan Cox44da59e2009-06-22 18:43:18 +0100807 baud = msm_set_baud_rate(port, baud);
808 if (tty_termios_baud_rate(termios))
809 tty_termios_encode_baud_rate(termios, baud, baud);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800810
Robert Love04896a72009-06-22 18:43:11 +0100811 /* calculate parity */
812 mr = msm_read(port, UART_MR2);
813 mr &= ~UART_MR2_PARITY_MODE;
814 if (termios->c_cflag & PARENB) {
815 if (termios->c_cflag & PARODD)
816 mr |= UART_MR2_PARITY_MODE_ODD;
817 else if (termios->c_cflag & CMSPAR)
818 mr |= UART_MR2_PARITY_MODE_SPACE;
819 else
820 mr |= UART_MR2_PARITY_MODE_EVEN;
821 }
822
823 /* calculate bits per char */
824 mr &= ~UART_MR2_BITS_PER_CHAR;
825 switch (termios->c_cflag & CSIZE) {
826 case CS5:
827 mr |= UART_MR2_BITS_PER_CHAR_5;
828 break;
829 case CS6:
830 mr |= UART_MR2_BITS_PER_CHAR_6;
831 break;
832 case CS7:
833 mr |= UART_MR2_BITS_PER_CHAR_7;
834 break;
835 case CS8:
836 default:
837 mr |= UART_MR2_BITS_PER_CHAR_8;
838 break;
839 }
840
841 /* calculate stop bits */
842 mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
843 if (termios->c_cflag & CSTOPB)
844 mr |= UART_MR2_STOP_BIT_LEN_TWO;
845 else
846 mr |= UART_MR2_STOP_BIT_LEN_ONE;
847
848 /* set parity, bits per char, and stop bit */
849 msm_write(port, mr, UART_MR2);
850
851 /* calculate and set hardware flow control */
852 mr = msm_read(port, UART_MR1);
853 mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
854 if (termios->c_cflag & CRTSCTS) {
855 mr |= UART_MR1_CTS_CTL;
856 mr |= UART_MR1_RX_RDY_CTL;
857 }
858 msm_write(port, mr, UART_MR1);
859
860 /* Configure status bits to ignore based on termio flags. */
861 port->read_status_mask = 0;
862 if (termios->c_iflag & INPCK)
863 port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400864 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Robert Love04896a72009-06-22 18:43:11 +0100865 port->read_status_mask |= UART_SR_RX_BREAK;
866
867 uart_update_timeout(port, termios->c_cflag, baud);
868
869 spin_unlock_irqrestore(&port->lock, flags);
870}
871
872static const char *msm_type(struct uart_port *port)
873{
874 return "MSM";
875}
876
877static void msm_release_port(struct uart_port *port)
878{
879 struct platform_device *pdev = to_platform_device(port->dev);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800880 struct resource *uart_resource;
Robert Love04896a72009-06-22 18:43:11 +0100881 resource_size_t size;
882
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800883 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
884 if (unlikely(!uart_resource))
Robert Love04896a72009-06-22 18:43:11 +0100885 return;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800886 size = resource_size(uart_resource);
Robert Love04896a72009-06-22 18:43:11 +0100887
888 release_mem_region(port->mapbase, size);
889 iounmap(port->membase);
890 port->membase = NULL;
891}
892
893static int msm_request_port(struct uart_port *port)
894{
895 struct platform_device *pdev = to_platform_device(port->dev);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800896 struct resource *uart_resource;
Robert Love04896a72009-06-22 18:43:11 +0100897 resource_size_t size;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800898 int ret;
Robert Love04896a72009-06-22 18:43:11 +0100899
David Brown886a4512011-08-02 09:02:49 -0700900 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800901 if (unlikely(!uart_resource))
Robert Love04896a72009-06-22 18:43:11 +0100902 return -ENXIO;
Robert Love04896a72009-06-22 18:43:11 +0100903
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800904 size = resource_size(uart_resource);
905
906 if (!request_mem_region(port->mapbase, size, "msm_serial"))
Robert Love04896a72009-06-22 18:43:11 +0100907 return -EBUSY;
908
909 port->membase = ioremap(port->mapbase, size);
910 if (!port->membase) {
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800911 ret = -EBUSY;
912 goto fail_release_port;
913 }
914
Robert Love04896a72009-06-22 18:43:11 +0100915 return 0;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800916
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800917fail_release_port:
918 release_mem_region(port->mapbase, size);
919 return ret;
Robert Love04896a72009-06-22 18:43:11 +0100920}
921
922static void msm_config_port(struct uart_port *port, int flags)
923{
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800924 int ret;
Kiran Padwale919cef2014-08-05 13:22:00 +0530925
Robert Love04896a72009-06-22 18:43:11 +0100926 if (flags & UART_CONFIG_TYPE) {
927 port->type = PORT_MSM;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800928 ret = msm_request_port(port);
929 if (ret)
930 return;
Robert Love04896a72009-06-22 18:43:11 +0100931 }
932}
933
934static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
935{
936 if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
937 return -EINVAL;
938 if (unlikely(port->irq != ser->irq))
939 return -EINVAL;
940 return 0;
941}
942
943static void msm_power(struct uart_port *port, unsigned int state,
944 unsigned int oldstate)
945{
946 struct msm_port *msm_port = UART_TO_MSM(port);
947
948 switch (state) {
949 case 0:
Stephen Boydf98cf832013-06-17 10:43:08 -0700950 clk_prepare_enable(msm_port->clk);
Stephen Boydbfaddb72013-08-20 23:48:02 -0700951 clk_prepare_enable(msm_port->pclk);
Robert Love04896a72009-06-22 18:43:11 +0100952 break;
953 case 3:
Stephen Boydf98cf832013-06-17 10:43:08 -0700954 clk_disable_unprepare(msm_port->clk);
Stephen Boydbfaddb72013-08-20 23:48:02 -0700955 clk_disable_unprepare(msm_port->pclk);
Robert Love04896a72009-06-22 18:43:11 +0100956 break;
957 default:
Kiran Padwal6a7cfe42014-08-05 13:22:01 +0530958 pr_err("msm_serial: Unknown PM state %d\n", state);
Robert Love04896a72009-06-22 18:43:11 +0100959 }
960}
961
Stephen Boydf7e54d72014-01-14 12:34:55 -0800962#ifdef CONFIG_CONSOLE_POLL
Stephen Boydf7e54d72014-01-14 12:34:55 -0800963static int msm_poll_get_char_single(struct uart_port *port)
964{
965 struct msm_port *msm_port = UART_TO_MSM(port);
966 unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
967
968 if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
969 return NO_POLL_CHAR;
Kiran Padwal6f47abc2014-08-05 13:22:02 +0530970
971 return msm_read(port, rf_reg) & 0xff;
Stephen Boydf7e54d72014-01-14 12:34:55 -0800972}
973
Stephen Boyd8b374392014-08-05 18:37:24 -0700974static int msm_poll_get_char_dm(struct uart_port *port)
Stephen Boydf7e54d72014-01-14 12:34:55 -0800975{
976 int c;
977 static u32 slop;
978 static int count;
979 unsigned char *sp = (unsigned char *)&slop;
980
981 /* Check if a previous read had more than one char */
982 if (count) {
983 c = sp[sizeof(slop) - count];
984 count--;
985 /* Or if FIFO is empty */
986 } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
987 /*
988 * If RX packing buffer has less than a word, force stale to
989 * push contents into RX FIFO
990 */
991 count = msm_read(port, UARTDM_RXFS);
992 count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
993 if (count) {
994 msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
995 slop = msm_read(port, UARTDM_RF);
996 c = sp[0];
997 count--;
Stephen Boyd8b374392014-08-05 18:37:24 -0700998 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
999 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1000 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
1001 UART_CR);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001002 } else {
1003 c = NO_POLL_CHAR;
1004 }
1005 /* FIFO has a word */
1006 } else {
1007 slop = msm_read(port, UARTDM_RF);
1008 c = sp[0];
1009 count = sizeof(slop) - 1;
1010 }
1011
1012 return c;
1013}
1014
1015static int msm_poll_get_char(struct uart_port *port)
1016{
1017 u32 imr;
1018 int c;
1019 struct msm_port *msm_port = UART_TO_MSM(port);
1020
1021 /* Disable all interrupts */
1022 imr = msm_read(port, UART_IMR);
1023 msm_write(port, 0, UART_IMR);
1024
Stephen Boyd8b374392014-08-05 18:37:24 -07001025 if (msm_port->is_uartdm)
1026 c = msm_poll_get_char_dm(port);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001027 else
1028 c = msm_poll_get_char_single(port);
1029
1030 /* Enable interrupts */
1031 msm_write(port, imr, UART_IMR);
1032
1033 return c;
1034}
1035
1036static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1037{
1038 u32 imr;
1039 struct msm_port *msm_port = UART_TO_MSM(port);
1040
1041 /* Disable all interrupts */
1042 imr = msm_read(port, UART_IMR);
1043 msm_write(port, 0, UART_IMR);
1044
1045 if (msm_port->is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001046 msm_reset_dm_count(port, 1);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001047
1048 /* Wait until FIFO is empty */
1049 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1050 cpu_relax();
1051
1052 /* Write a character */
1053 msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
1054
1055 /* Wait until FIFO is empty */
1056 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1057 cpu_relax();
1058
1059 /* Enable interrupts */
1060 msm_write(port, imr, UART_IMR);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001061}
1062#endif
1063
Robert Love04896a72009-06-22 18:43:11 +01001064static struct uart_ops msm_uart_pops = {
1065 .tx_empty = msm_tx_empty,
1066 .set_mctrl = msm_set_mctrl,
1067 .get_mctrl = msm_get_mctrl,
1068 .stop_tx = msm_stop_tx,
1069 .start_tx = msm_start_tx,
1070 .stop_rx = msm_stop_rx,
1071 .enable_ms = msm_enable_ms,
1072 .break_ctl = msm_break_ctl,
1073 .startup = msm_startup,
1074 .shutdown = msm_shutdown,
1075 .set_termios = msm_set_termios,
1076 .type = msm_type,
1077 .release_port = msm_release_port,
1078 .request_port = msm_request_port,
1079 .config_port = msm_config_port,
1080 .verify_port = msm_verify_port,
1081 .pm = msm_power,
Stephen Boydf7e54d72014-01-14 12:34:55 -08001082#ifdef CONFIG_CONSOLE_POLL
Stephen Boydf7e54d72014-01-14 12:34:55 -08001083 .poll_get_char = msm_poll_get_char,
1084 .poll_put_char = msm_poll_put_char,
1085#endif
Robert Love04896a72009-06-22 18:43:11 +01001086};
1087
1088static struct msm_port msm_uart_ports[] = {
1089 {
1090 .uart = {
1091 .iotype = UPIO_MEM,
1092 .ops = &msm_uart_pops,
1093 .flags = UPF_BOOT_AUTOCONF,
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001094 .fifosize = 64,
Robert Love04896a72009-06-22 18:43:11 +01001095 .line = 0,
1096 },
1097 },
1098 {
1099 .uart = {
1100 .iotype = UPIO_MEM,
1101 .ops = &msm_uart_pops,
1102 .flags = UPF_BOOT_AUTOCONF,
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001103 .fifosize = 64,
Robert Love04896a72009-06-22 18:43:11 +01001104 .line = 1,
1105 },
1106 },
1107 {
1108 .uart = {
1109 .iotype = UPIO_MEM,
1110 .ops = &msm_uart_pops,
1111 .flags = UPF_BOOT_AUTOCONF,
1112 .fifosize = 64,
1113 .line = 2,
1114 },
1115 },
1116};
1117
1118#define UART_NR ARRAY_SIZE(msm_uart_ports)
1119
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001120static inline struct uart_port *msm_get_port_from_line(unsigned int line)
Robert Love04896a72009-06-22 18:43:11 +01001121{
1122 return &msm_uart_ports[line].uart;
1123}
1124
1125#ifdef CONFIG_SERIAL_MSM_CONSOLE
Stephen Boyd0efe7292014-09-15 17:22:51 -07001126static void __msm_console_write(struct uart_port *port, const char *s,
1127 unsigned int count, bool is_uartdm)
Robert Love04896a72009-06-22 18:43:11 +01001128{
Stephen Boyda3957e82013-08-20 23:48:06 -07001129 int i;
Stephen Boyda3957e82013-08-20 23:48:06 -07001130 int num_newlines = 0;
1131 bool replaced = false;
Stephen Boyd68252422014-06-30 14:54:01 -07001132 void __iomem *tf;
Robert Love04896a72009-06-22 18:43:11 +01001133
Stephen Boyd0efe7292014-09-15 17:22:51 -07001134 if (is_uartdm)
Stephen Boyd68252422014-06-30 14:54:01 -07001135 tf = port->membase + UARTDM_TF;
1136 else
1137 tf = port->membase + UART_TF;
1138
Stephen Boyda3957e82013-08-20 23:48:06 -07001139 /* Account for newlines that will get a carriage return added */
1140 for (i = 0; i < count; i++)
1141 if (s[i] == '\n')
1142 num_newlines++;
1143 count += num_newlines;
1144
Robert Love04896a72009-06-22 18:43:11 +01001145 spin_lock(&port->lock);
Stephen Boyd0efe7292014-09-15 17:22:51 -07001146 if (is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001147 msm_reset_dm_count(port, count);
Stephen Boyda3957e82013-08-20 23:48:06 -07001148
1149 i = 0;
1150 while (i < count) {
1151 int j;
1152 unsigned int num_chars;
1153 char buf[4] = { 0 };
Stephen Boyda3957e82013-08-20 23:48:06 -07001154
Stephen Boyd0efe7292014-09-15 17:22:51 -07001155 if (is_uartdm)
Stephen Boyda3957e82013-08-20 23:48:06 -07001156 num_chars = min(count - i, (unsigned int)sizeof(buf));
1157 else
1158 num_chars = 1;
1159
1160 for (j = 0; j < num_chars; j++) {
1161 char c = *s;
1162
1163 if (c == '\n' && !replaced) {
1164 buf[j] = '\r';
1165 j++;
1166 replaced = true;
1167 }
1168 if (j < num_chars) {
1169 buf[j] = c;
1170 s++;
1171 replaced = false;
1172 }
1173 }
1174
1175 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1176 cpu_relax();
1177
Stephen Boyd68252422014-06-30 14:54:01 -07001178 iowrite32_rep(tf, buf, 1);
Stephen Boyda3957e82013-08-20 23:48:06 -07001179 i += num_chars;
1180 }
Robert Love04896a72009-06-22 18:43:11 +01001181 spin_unlock(&port->lock);
1182}
1183
Stephen Boyd0efe7292014-09-15 17:22:51 -07001184static void msm_console_write(struct console *co, const char *s,
1185 unsigned int count)
1186{
1187 struct uart_port *port;
1188 struct msm_port *msm_port;
1189
1190 BUG_ON(co->index < 0 || co->index >= UART_NR);
1191
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001192 port = msm_get_port_from_line(co->index);
Stephen Boyd0efe7292014-09-15 17:22:51 -07001193 msm_port = UART_TO_MSM(port);
1194
1195 __msm_console_write(port, s, count, msm_port->is_uartdm);
1196}
1197
Robert Love04896a72009-06-22 18:43:11 +01001198static int __init msm_console_setup(struct console *co, char *options)
1199{
1200 struct uart_port *port;
Pramod Gurav4daba332015-01-12 19:15:32 +05301201 int baud = 115200;
1202 int bits = 8;
1203 int parity = 'n';
1204 int flow = 'n';
Robert Love04896a72009-06-22 18:43:11 +01001205
1206 if (unlikely(co->index >= UART_NR || co->index < 0))
1207 return -ENXIO;
1208
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001209 port = msm_get_port_from_line(co->index);
Robert Love04896a72009-06-22 18:43:11 +01001210
1211 if (unlikely(!port->membase))
1212 return -ENXIO;
1213
Robert Love04896a72009-06-22 18:43:11 +01001214 msm_init_clock(port);
1215
1216 if (options)
1217 uart_parse_options(options, &baud, &parity, &bits, &flow);
1218
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301219 pr_info("msm_serial: console setup on port #%d\n", port->line);
Robert Love04896a72009-06-22 18:43:11 +01001220
1221 return uart_set_options(port, co, baud, parity, bits, flow);
1222}
1223
Stephen Boyd0efe7292014-09-15 17:22:51 -07001224static void
1225msm_serial_early_write(struct console *con, const char *s, unsigned n)
1226{
1227 struct earlycon_device *dev = con->data;
1228
1229 __msm_console_write(&dev->port, s, n, false);
1230}
1231
1232static int __init
1233msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1234{
1235 if (!device->port.membase)
1236 return -ENODEV;
1237
1238 device->con->write = msm_serial_early_write;
1239 return 0;
1240}
1241EARLYCON_DECLARE(msm_serial, msm_serial_early_console_setup);
1242OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1243 msm_serial_early_console_setup);
1244
1245static void
1246msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1247{
1248 struct earlycon_device *dev = con->data;
1249
1250 __msm_console_write(&dev->port, s, n, true);
1251}
1252
1253static int __init
1254msm_serial_early_console_setup_dm(struct earlycon_device *device,
1255 const char *opt)
1256{
1257 if (!device->port.membase)
1258 return -ENODEV;
1259
1260 device->con->write = msm_serial_early_write_dm;
1261 return 0;
1262}
1263EARLYCON_DECLARE(msm_serial_dm, msm_serial_early_console_setup_dm);
1264OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1265 msm_serial_early_console_setup_dm);
1266
Robert Love04896a72009-06-22 18:43:11 +01001267static struct uart_driver msm_uart_driver;
1268
1269static struct console msm_console = {
1270 .name = "ttyMSM",
1271 .write = msm_console_write,
1272 .device = uart_console_device,
1273 .setup = msm_console_setup,
1274 .flags = CON_PRINTBUFFER,
1275 .index = -1,
1276 .data = &msm_uart_driver,
1277};
1278
1279#define MSM_CONSOLE (&msm_console)
1280
1281#else
1282#define MSM_CONSOLE NULL
1283#endif
1284
1285static struct uart_driver msm_uart_driver = {
1286 .owner = THIS_MODULE,
1287 .driver_name = "msm_serial",
1288 .dev_name = "ttyMSM",
1289 .nr = UART_NR,
1290 .cons = MSM_CONSOLE,
1291};
1292
David Browncfdad2a2011-08-04 01:55:24 -07001293static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1294
Stephen Boydc3b5d3b2013-08-20 23:48:04 -07001295static const struct of_device_id msm_uartdm_table[] = {
Stephen Boydf7e54d72014-01-14 12:34:55 -08001296 { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1297 { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1298 { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1299 { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
Stephen Boydc3b5d3b2013-08-20 23:48:04 -07001300 { }
1301};
1302
Kumar Gala4cc29462014-06-03 15:13:22 -05001303static int msm_serial_probe(struct platform_device *pdev)
Robert Love04896a72009-06-22 18:43:11 +01001304{
1305 struct msm_port *msm_port;
1306 struct resource *resource;
1307 struct uart_port *port;
Stephen Boydf7e54d72014-01-14 12:34:55 -08001308 const struct of_device_id *id;
Stephen Boyd97f75472014-10-22 17:33:01 -07001309 int irq, line;
Robert Love04896a72009-06-22 18:43:11 +01001310
Stephen Boyd97f75472014-10-22 17:33:01 -07001311 if (pdev->dev.of_node)
1312 line = of_alias_get_id(pdev->dev.of_node, "serial");
1313 else
1314 line = pdev->id;
1315
Stephen Boyd79204082014-11-14 10:39:21 -08001316 if (line < 0)
1317 line = atomic_inc_return(&msm_uart_next_id) - 1;
1318
Stephen Boyd97f75472014-10-22 17:33:01 -07001319 if (unlikely(line < 0 || line >= UART_NR))
Robert Love04896a72009-06-22 18:43:11 +01001320 return -ENXIO;
1321
Stephen Boyd97f75472014-10-22 17:33:01 -07001322 dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
Robert Love04896a72009-06-22 18:43:11 +01001323
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001324 port = msm_get_port_from_line(line);
Robert Love04896a72009-06-22 18:43:11 +01001325 port->dev = &pdev->dev;
1326 msm_port = UART_TO_MSM(port);
1327
Stephen Boydf7e54d72014-01-14 12:34:55 -08001328 id = of_match_device(msm_uartdm_table, &pdev->dev);
1329 if (id)
1330 msm_port->is_uartdm = (unsigned long)id->data;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001331 else
1332 msm_port->is_uartdm = 0;
1333
Stephen Boydbfaddb72013-08-20 23:48:02 -07001334 msm_port->clk = devm_clk_get(&pdev->dev, "core");
Stephen Boyd519b3712013-06-17 10:43:09 -07001335 if (IS_ERR(msm_port->clk))
1336 return PTR_ERR(msm_port->clk);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001337
Stephen Boyd519b3712013-06-17 10:43:09 -07001338 if (msm_port->is_uartdm) {
Stephen Boydbfaddb72013-08-20 23:48:02 -07001339 msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
Stephen Boyd519b3712013-06-17 10:43:09 -07001340 if (IS_ERR(msm_port->pclk))
1341 return PTR_ERR(msm_port->pclk);
1342
David Brown7b6031a2012-09-07 14:45:03 -07001343 clk_set_rate(msm_port->clk, 1843200);
Stephen Boyd519b3712013-06-17 10:43:09 -07001344 }
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001345
Robert Love04896a72009-06-22 18:43:11 +01001346 port->uartclk = clk_get_rate(msm_port->clk);
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301347 dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
Robert Love04896a72009-06-22 18:43:11 +01001348
David Brown886a4512011-08-02 09:02:49 -07001349 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Love04896a72009-06-22 18:43:11 +01001350 if (unlikely(!resource))
1351 return -ENXIO;
1352 port->mapbase = resource->start;
1353
Roel Kluin1e091752009-12-21 16:26:49 -08001354 irq = platform_get_irq(pdev, 0);
1355 if (unlikely(irq < 0))
Robert Love04896a72009-06-22 18:43:11 +01001356 return -ENXIO;
Roel Kluin1e091752009-12-21 16:26:49 -08001357 port->irq = irq;
Robert Love04896a72009-06-22 18:43:11 +01001358
1359 platform_set_drvdata(pdev, port);
1360
1361 return uart_add_one_port(&msm_uart_driver, port);
1362}
1363
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001364static int msm_serial_remove(struct platform_device *pdev)
Robert Love04896a72009-06-22 18:43:11 +01001365{
Stephen Boyd519b3712013-06-17 10:43:09 -07001366 struct uart_port *port = platform_get_drvdata(pdev);
Robert Love04896a72009-06-22 18:43:11 +01001367
Stephen Boyd519b3712013-06-17 10:43:09 -07001368 uart_remove_one_port(&msm_uart_driver, port);
Robert Love04896a72009-06-22 18:43:11 +01001369
1370 return 0;
1371}
1372
Kiran Padwalaf300532014-07-23 15:56:26 +05301373static const struct of_device_id msm_match_table[] = {
David Browncfdad2a2011-08-04 01:55:24 -07001374 { .compatible = "qcom,msm-uart" },
Stephen Boydc3b5d3b2013-08-20 23:48:04 -07001375 { .compatible = "qcom,msm-uartdm" },
David Browncfdad2a2011-08-04 01:55:24 -07001376 {}
1377};
1378
Robert Love04896a72009-06-22 18:43:11 +01001379static struct platform_driver msm_platform_driver = {
Robert Love04896a72009-06-22 18:43:11 +01001380 .remove = msm_serial_remove,
Andy Gross31964ff2014-04-24 11:31:22 -05001381 .probe = msm_serial_probe,
Robert Love04896a72009-06-22 18:43:11 +01001382 .driver = {
1383 .name = "msm_serial",
David Browncfdad2a2011-08-04 01:55:24 -07001384 .of_match_table = msm_match_table,
Robert Love04896a72009-06-22 18:43:11 +01001385 },
1386};
1387
1388static int __init msm_serial_init(void)
1389{
1390 int ret;
1391
1392 ret = uart_register_driver(&msm_uart_driver);
1393 if (unlikely(ret))
1394 return ret;
1395
Andy Gross31964ff2014-04-24 11:31:22 -05001396 ret = platform_driver_register(&msm_platform_driver);
Robert Love04896a72009-06-22 18:43:11 +01001397 if (unlikely(ret))
1398 uart_unregister_driver(&msm_uart_driver);
1399
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301400 pr_info("msm_serial: driver initialized\n");
Robert Love04896a72009-06-22 18:43:11 +01001401
1402 return ret;
1403}
1404
1405static void __exit msm_serial_exit(void)
1406{
Robert Love04896a72009-06-22 18:43:11 +01001407 platform_driver_unregister(&msm_platform_driver);
1408 uart_unregister_driver(&msm_uart_driver);
1409}
1410
1411module_init(msm_serial_init);
1412module_exit(msm_serial_exit);
1413
1414MODULE_AUTHOR("Robert Love <rlove@google.com>");
1415MODULE_DESCRIPTION("Driver for msm7x serial device");
1416MODULE_LICENSE("GPL");